.subckt 7404 A Y
+ optional: DPWR=$G_DPWR DGND = $G_DGND
+ params: MNTYMXDLY= 0 IO_LEVEL=0
U1 inv DPWR DGND
+ AY
+ D_04 IO_STD MNTYMXDLY={MNTYMXDLY} IO_LEVEL={IO_LEVEL}
.ends
.model D_04 ugate(
+ tplhty=12ns tplhmx=22ns
+ tphlty=8ns tphlmx=15ns
+ )
.subckt 7405 A Y
+ optional: DPWR=$G_DPWR DGND=$G_DGND
+ params: MNTYMXDLY=0 IO_LEVEL=0
U1 inv DPWR DGND
+ AY
+ D_05 IO_STD_OC MNTYMXDLY={MNTYMXDLY}
IO_LEVEL={IO_LEVEL}
.ends
.model D_05 ugate (
+ tplhty=40ns tplhmx=55ns
+ tphlty=8ns tphlmx=15ns
+ )
.subckt 7406 A Y
+ optional: DPWR=$G_DPWR DGND=$G_DGND
+ params: MNTYMXDLY=0 IC_LEVEL=0
01 inv DPWR DGND
+ AY
+ D_06 IO_STD_OC MNTYMXDLY={MNTYMXDLY} IO_LEVEL={IO_LEVEL}
.ends
.model D_06 ugate (
+ tplhty=10ns tplhmx=15ns
+ tphlty=15ns tphlmx=23ns
+ )
.subckt 7407 A Y
+ optional: DPWR=$G_DPWR DGND=$G_DGND
+ params: MNTYMXDLY=0 IC_LEVEL=0
U1 buf DPWR DGND
+ A Y
+ D_07 IO_STD_OC MNTYMXDLY={MNTYMXDLY} IO_LEVEL={IO_LEVEL}
.ends
.model D_07 ugate (
+ tplhty=6ns tplhmx=10ns
+ tphlty=20ns tphlmx=30ns
+ )
.subckt 7408 А В Y
+ optional: DPWR=$G_DPWR DGND=$G_DGND
+ params: MNTYMXDLY= 0 IO_LEVEL=0
U1 and(2) DPWR DGND
+ А В Y
+ D_0S IO_STD MNTYMXDLY={MNTYMXDLY} IO_LEVEL={IO_LEVEL}
.ends
.model D_08 ugate (
+ tplhty=17.5ns tplhmx=27ns
+ tphlty=12ns tphlmx=19ns +
)
.subckt 7409 А В Y
+ optional: DPWR=$G_DPWR DGND=$G_DGND
+ params: MNTYMXDLY=0 IO_LEVEL=0
U1 and (2) DPWR DGND
+ А В Y
+ D_09 IO_STD_OC MNTYMXDLY={MNTYMXDLY} IO_LEVEL={IO_LEVEL}
.ends
.model D_09 ugate (
+ tplhty=21ns tplhmx=32ns
+ tphlty=16ns tphlmx=24ns +
)
.subckt 7410 А В С Y
+ optional: DPWR=$G_DPWR DGND=$G_DGND
+ params: MNTYMXDLY=0 IO_LEVEL=0 U1
nand(3) DPWR DGND
+ ABC Y
+ D_10 IO_STD MNTYMXDLY={MNTYMXDLY} IO_LEVEL={IO_LEVEL}
.ends
.model D_10 ugate (
+ tplhty=11ns tplhmx=22ns
+ tphlty=7ns tphlmx=15ns
+ )
.subckt 7411 А В С Y
+ optional: DPWR=$G_DPWR DGND=$G_DGND
+ params: MNTYMXDLY=0 IO_LEVEL=0